

# $\mu$ PD8039HL/49H, $\mu$ PD8749H HIGH-SPEED, 8-BIT, SINGLE-CHIP HMOS MICROCOMPUTERS

#### **Description**

The NEC  $\mu$ PD8039HL,  $\mu$ PD8049H and the  $\mu$ PD8749H are high performance, single component, 8-bit parallel microcomputers using n-channel silicon gate MOS technology. The processors differ only in their internal program memory options: the  $\mu$ PD8049H has 2K×8 bytes of mask ROM, the  $\mu$ PD8749H has 2K×8 of UV erasable EPROM and the  $\mu$ PD8039HL has external program memory.

The  $\mu$ PD8049H family functions efficiently in control as well as arithmetic applications. The powerful instruction set eases bit handling applications and provides facilities for binary and BCD arithmetic. Standard logic functions implementation is facilitated by the large variety of branch and table look-up instructions. The instruction set is comprised of 1 and 2 byte instructions, most of which are single-byte. The instruction set requires only 1 or 2 cycles per instruction with over 50 percent of the instructions single-cycle.

The µPD8049H family of microprocessors will function as stand-alone microcomputers. Their functions can easily be expanded using standard 8080A/8085A peripherals and memories. The µPD8039HL is intended for applications using external program memory only. It contains all the features of the µPD8049H except for the internal ROM. The external program memory can be implemented using standard 8080A/8085A memory products. The µPD8049H contains the following functions usually found in external peripheral devices: 2048 x 8 bits of mask ROM program memory; 128 x 8 bits of RAM data memory; 27 I/O lines; an 8-bit interval timer/event counter; and oscillator and clock circuitry. The µPD8749H differs from the µPD8049H in its 2048 x 8-bit UV erasable EPROM program memory instead of the mask ROM memory. It is useful in preproduction or prototype applications where the software design has not yet been finalized or in system designs whose quantities do not require a mask ROM.

#### **Features**

| High performance 11 MHz operation                 |
|---------------------------------------------------|
| Fully compatible with industry standard           |
| 8039/8049/8749                                    |
| Pin compatible with the μPD8048/8748              |
| 1.36 µs cycle time. All instructions 1 or 2 bytes |
| Programmable interval timer/event counter         |
| 2K × 8 bytes of ROM, 128 × 8 bytes of RAM         |

| External and internal interrupts        |
|-----------------------------------------|
| 96 instructions: 70 percent single byte |

27 I/O lines

□ Internal clock generator

☐ Expandable with 8080A/8085A peripherals

☐ HMOS silicon gate technology

□ Single +5 V ± 10 percent power supply

#### **Ordering Information**

| Part<br>Number | Package Type           | Max Frequency<br>of Operation |  |
|----------------|------------------------|-------------------------------|--|
| μPD8039HLC     | 40-pin plastic DIP     | 11 MHz                        |  |
| μPD8049HC      | 40-pin plastic DIP     | 11 MHz                        |  |
| μPD8749HC      | 40-pin plastic DIP     | 11 MHz                        |  |
| μPD8749HD      | 40-pin cerdip (Note 1) | 11 MHz                        |  |

#### Note:

(1) With quartz window.

## **Pin Configuration**





#### Pin Identification

| No.       | Symbol                           | Function                    |
|-----------|----------------------------------|-----------------------------|
| 1         | ТО                               | Test 0 input /output        |
| 2         | XTAL1                            | Crystal 1 input             |
| 3         | XTAL2                            | Crystal 2 input             |
| 4         | RESET                            | Reset input                 |
| 5         | SS                               | Single step input           |
| 6         | ĪNŤ                              | Interrupt input             |
| 7         | EA                               | External access input       |
| 8         | RD                               | Read output                 |
| 9         | PSEN                             | Program store enable output |
| 10        | WR                               | Write output                |
| 11        | ALE                              | Address latch enable output |
| 12-19     | DB <sub>0</sub> -DB <sub>7</sub> | Bidirectional data bus      |
| 20        | V <sub>SS</sub>                  | Ground                      |
| 21-24     | P2 <sub>0</sub> -P2 <sub>7</sub> | Quasi-bidirectional Port 2  |
| 25, 35-38 | PROG                             | Program output              |
| 26        | V <sub>DD</sub>                  | RAM power supply            |
| 27-34     | P1 <sub>0</sub> -P1 <sub>7</sub> | Quasi-bidirectional Port 1  |
| 39        | T1                               | Test 1 input                |
| 40        | V <sub>CC</sub>                  | Primary power supply        |

#### **Pin Functions**

#### XTAL 1 (Crystal 1)

XTAL1 is one side of the crystal, LC, or external frequency source (non-TTL-compatible  $V_{\mbox{\scriptsize IH}}$ ).

#### XTAL 2 (Crystal 2)

XTAL2 is the other side of the crystal or frequency source. For external sources, XTAL2 must be driven with the logical complement of the XTAL1 input.

#### T0 (Test 0)

T0 is the testable input using conditional transfer functions JT0 and JNT0. The internal state clock (CLK) is available to T0 using the ENT0 CLK instruction. T0 can also be used during programming as a testable flag.

#### T1 (Test 1)

T1 is the testable input using conditional transfer functions JT1 and JNT1. T1 can be made the counter/timer input using the STRT CNT instruction.

## RESET (Reset)

An active low on  $\overline{\text{RESET}}$  initializes the processor.  $\overline{\text{RE-SET}}$  is also used for PROM programming verification and power-down (non-TTL compatible V<sub>IH</sub>).

# SS (Single Step)

An active low on  $\overline{SS}$ , together with ALE, causes the processor to execute the program one step at a time.

### **INT** (Interrupt)

An active low on INT starts an interrupt if interrupts are enabled. A reset disables an interrupt. INT can be tested with the JNI instruction and, depending on the results, a jump to the specified address can occur.

## **EA (External Access)**

An active high on EA disables internal program memory and fetches and accesses external program memory. EA is used for system testing and debugging.

### RD (Read)

RD will pulse low when the processor performs a bus read. An active low on RD enables data onto the processor bus from a peripheral device and functions as a read strobe for external data memory.

## WR (Write)

WR will pulse low when the processor performs a bus write. WR can also function as a write strobe for external data memory.

#### **PSEN** (Program Store Enable)

PSEN becomes active only during an external memory fetch. (Active low).

## **ALE (Address Latch Enable)**

ALE occurs at each cycle. ALE can also be used as a clock output. The falling edge of ALE addresses external data memory or external program memory.

#### DB<sub>0</sub>-DB<sub>7</sub> (Data Bus)

 $DB_0-DB_7$  is a bidirectional port. Synchronous reads and writes can be performed on this port using  $\overline{RD}$  and  $\overline{WR}$  strobes. The contents of the  $DB_0-DB_7$  bus can be latched in a static mode.

During an external memory fetch, DB<sub>0</sub>-DB<sub>7</sub> output the low order eight bits of the memory address.  $\overrightarrow{PSEN}$  fetches the instruction. DB<sub>0</sub>-DB<sub>7</sub> also output the address of an external data memory fetch. The addressed data is controlled by ALE,  $\overrightarrow{RD}$ , and  $\overrightarrow{WR}$ .

#### P10-P17 (Port 1)

P10-P17 is an 8-bit quasi-bidirectional port.



#### P20-P27 (Port 2)

P20-P27 is an 8-bit quasi-bidirectional port. P20-P23 output the high order four bits of the address during an external program memory fetch. P20-P23 also function as a 4-bit I/O bus for the µPD82C43 I/O port expander.

#### PROG (Program Pulse)

PROG is used as an output pulse during a fetch when interfacing with the uPD82C43 I/O port expander. When the µPD8049H is used in a stand-alone mode, PROG can be allowed to float.

#### Vcc (Primary Power Supply)

V<sub>CC</sub> is the primary power supply. V<sub>CC</sub> is +5 V during normal operation.

# **VDD (RAM Power Supply)**

V<sub>DD</sub> provides +5 V to the 128 × 8-bit RAM section. During normal operation, VCC must also be +5 V to provide power to the other functions in the device. During standby operation, VDD must remain at +5 V while VCC is at ground potential.

### Vss (Ground)

Vss is ground potential.

#### **Block Diagram**





## **Logic Symbol**



## **Absolute Maximum Ratings**

| T <sub>A</sub> = 25°C                   |                           |
|-----------------------------------------|---------------------------|
| Operating temperature, T <sub>OPT</sub> | 0°C to +70°C              |
| Storage temperature, T <sub>STG</sub>   | -65°C to +150°C           |
| Voltage on any pin                      | -0.5 V to +7.0 V (Note 1) |
| Power dissipation, P <sub>D</sub>       | 1.5 W                     |

#### Note:

(1) With respect to ground.

Comment: Exposing the device to stresses above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational sections of the specification. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **DC Characteristics**

 $T_A = 0$  °C to +70 °C,  $V_{CC} = V_{DD} = +5 V \pm 10$  %,  $V_{SS} = 0 V$ 

|                  |              | Limits                                                                           | <u> </u>                                                                                                                                             |                                                                                                                                                                                          | Test<br>Conditions                                                                                                                                                                                                                                                    |
|------------------|--------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol M         | bol Min      | Тур                                                                              | Max                                                                                                                                                  | Unit                                                                                                                                                                                     |                                                                                                                                                                                                                                                                       |
| V <sub>IL</sub>  | -0.5         |                                                                                  | 0.8                                                                                                                                                  | V                                                                                                                                                                                        |                                                                                                                                                                                                                                                                       |
| V <sub>IH</sub>  | 2.0          |                                                                                  | V <sub>CC</sub>                                                                                                                                      | V                                                                                                                                                                                        |                                                                                                                                                                                                                                                                       |
| V <sub>IH1</sub> | 3.8          |                                                                                  | V <sub>CC</sub>                                                                                                                                      | ٧                                                                                                                                                                                        |                                                                                                                                                                                                                                                                       |
| V <sub>OL</sub>  |              | ·                                                                                | 0.45                                                                                                                                                 | ٧                                                                                                                                                                                        | $I_{OL} = 2.0 \text{ mA}$                                                                                                                                                                                                                                             |
| V <sub>OL1</sub> |              |                                                                                  | 0.45                                                                                                                                                 | ٧                                                                                                                                                                                        | $l_{OL} = 2.0 \text{ mA}$                                                                                                                                                                                                                                             |
| V <sub>OL2</sub> |              |                                                                                  | 0.45                                                                                                                                                 | ٧                                                                                                                                                                                        | $l_{OL} = 2.0  \text{mA}$                                                                                                                                                                                                                                             |
|                  | VIH VIH1 VOL | V <sub>IL</sub> -0.5  V <sub>IH</sub> 2.0  V <sub>IH1</sub> 3.8  V <sub>OL</sub> | Symbol         Min         Typ           V <sub>IL</sub> -0.5           V <sub>IH</sub> 2.0           V <sub>IH1</sub> 3.8           V <sub>OL</sub> | V <sub>IL</sub> -0.5         0.8           V <sub>IH</sub> 2.0         V <sub>CC</sub> V <sub>IH1</sub> 3.8         V <sub>CC</sub> V <sub>OL</sub> 0.45           V <sub>OL1</sub> 0.45 | Symbol         Min         Typ         Max         Unit           V <sub>IL</sub> -0.5         0.8         V           V <sub>IH</sub> 2.0         V <sub>CC</sub> V           V <sub>IH</sub> 3.8         V <sub>CC</sub> V           V <sub>OL</sub> 0.45         V |

|                                                                                                                  |                  |     | Limits |      |      | Test                                                            |  |
|------------------------------------------------------------------------------------------------------------------|------------------|-----|--------|------|------|-----------------------------------------------------------------|--|
| Parameter                                                                                                        | Symbol           | Min | Тур    | Max  | Unit | Conditions                                                      |  |
| Output high voltage (•••)                                                                                        | V <sub>OH</sub>  | 2.4 |        |      | ٧    | $I_{OH} = -400 \mu\text{A}$                                     |  |
| Output high<br>voltage (RD,<br>WR, PSEN, ALE)                                                                    | V <sub>OH1</sub> | 2.4 |        |      | ٧    | $I_{0H} = -400 \mu\text{A}$                                     |  |
| Output high voltage (all other outputs)                                                                          | V <sub>OH2</sub> | 2.4 | ·      |      | ٧    | $I_{OH} = -40 \mu\text{A}$                                      |  |
| Input leakage<br>current (T1, EA,<br>INT)                                                                        | l <sub>IL</sub>  |     |        | ±10  | μΑ   | V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>             |  |
| Input leakage<br>current<br>(P1 <sub>0</sub> -P1 <sub>7</sub> ,<br>P2 <sub>0</sub> -P2 <sub>7</sub> , EA,<br>SS) | I <sub>IL1</sub> |     |        | -500 | μΑ   | V <sub>SS</sub> + 0.45 V<br>≤ V <sub>IN</sub> ≤ V <sub>CC</sub> |  |
| Output leakage<br>current (BUS,<br>T0, high<br>impedance<br>state)                                               | I <sub>LO</sub>  |     |        | ±10  | μА   | V <sub>CC</sub> ≥ V <sub>IN</sub> ≥ V <sub>SS</sub> + 0.45 V    |  |
| Power down                                                                                                       | IDD              |     | 5      | 10   | mA   | T <sub>A</sub> = 25°C                                           |  |
| supply current                                                                                                   |                  |     | 2      | 5    |      | 8749H only                                                      |  |
| Total supply                                                                                                     | DD+              |     | 80     | 110  | mA   | T <sub>A</sub> = 25°C                                           |  |
| current                                                                                                          | cc               |     | 85     | 110  |      | 8749H only                                                      |  |

#### **DC Programming Characteristics**

 $T_A = 25$ °C  $\pm 5$ °C,  $V_{CC} = +5V \pm 5$ %,  $V_{DD} = +21V \pm 0.5V$ 

|                                                  |                  |         | Limits |                 |      | Test       |
|--------------------------------------------------|------------------|---------|--------|-----------------|------|------------|
| Parameter                                        | Symbol           | Min Typ |        | Max             | Unit | Conditions |
| V <sub>DD</sub> program<br>voltage high<br>level | V <sub>DDH</sub> | 20.5    |        | 21.5            | V    |            |
| V <sub>DD</sub> program<br>voltage low level     | V <sub>DDL</sub> | 4.75    |        | 5.25            | ٧    |            |
| PROG program<br>voltage high<br>level            | V <sub>PH</sub>  | 17.5    |        | 18.5            | V    |            |
| PROG voltage<br>low level                        | V <sub>PL</sub>  | 4.0     |        | v <sub>cc</sub> | ٧    |            |
| EA program /<br>verify voltage<br>high level     | V <sub>EAH</sub> | 17.5    |        | 18.5            | ٧    |            |
| V <sub>DD</sub> high voltage<br>supply current   | IDD              |         |        | 20.0            | mA   |            |
| PROG high<br>voltage supply<br>current           | PROG             |         |        | 1.0             | mA   |            |
| EA high voltage<br>supply current                | l <sub>EA</sub>  |         |        | 1.0             | mA   |            |



#### **AC Characteristics**

 $T_A = 0$ °C to +70°C,  $V_{CC} = V_{DD} = +5 V \pm 10\%$ ,  $V_{SS} = 0 V$ 

|                                  |                    | Limits |     |     |      | Test       |
|----------------------------------|--------------------|--------|-----|-----|------|------------|
| Parameter \$                     | ymbol              | Min    | Тур | Max | Unit | Conditions |
| ALE pulse width                  | t <sub>LL</sub>    | 150    |     |     | ns   |            |
| Address setup<br>to ALE          | t <sub>AL</sub>    | 70     |     |     | ns   |            |
| Address hold<br>from ALE         | t <sub>LA</sub>    | 50     |     |     | ns   |            |
| Control pulse<br>width (RD, WR)  | t <sub>CC1</sub>   | 480    |     |     | ns   |            |
| Control pulse<br>width (PSEN)    | t <sub>CC2</sub>   | 350    |     |     | ns   |            |
| Data setup<br>before WR          | t <sub>DW</sub>    | 390    |     |     | ns   |            |
| Data hold after<br>WR            | t <sub>WD</sub>    | 40     |     |     | ns   | (Note 2)   |
| Data hold (RD,<br>PSEN)          | t <sub>DR</sub>    | 0      |     | 110 | ns   |            |
| RD to data in                    | t <sub>RD1</sub>   |        |     | 350 | ns   |            |
| PSEN to data in                  | t <sub>RD2</sub>   |        |     | 210 | ns   |            |
| Address setup<br>to WR           | t <sub>AW</sub>    | 300    |     |     | ns   |            |
| Address setup<br>to data (RD)    | <sup>†</sup> AD1   |        |     | 750 | ns   |            |
| Address setup to data (PSEN)     | t <sub>AD2</sub>   |        |     | 480 | ns   |            |
| Address float to<br>RD, WR       | t <sub>AFC1</sub>  | 140    |     |     | ns   |            |
| Address float to<br>PSEN         | t <sub>AFC2</sub>  | 10     |     |     | ns   |            |
| ALE to control<br>(RD, WR)       | t <sub>LAFC1</sub> | 200    |     |     | ns   |            |
| ALE to control<br>(PSEN)         | t <sub>LAFC2</sub> | 60     |     |     | ns   |            |
| Control to ALE<br>(RD, WR, PROG) | t <sub>CA1</sub>   | 50     |     |     | ns   |            |
| Control to ALE<br>(PSEN)         | t <sub>CA2</sub>   | 320    |     |     | ns   |            |
| Port control setup to PROG       | t <sub>CP</sub>    | 100    |     |     | ns   |            |
| Port control hold<br>to PROG     | t <sub>PC</sub>    | 160    |     |     | ns   |            |
| PROG to P2<br>input valid        | tpR                |        |     | 650 | ns   |            |
| Input data hold from PROG        | tpF                | 0      |     | 140 | ns   |            |
| Output data setup                | t <sub>DP</sub>    | 400    |     |     | ns   |            |
| Output data hold PROG pulse      | t <sub>PD</sub>    | 700    |     |     | ns   |            |

|                 |                                                 | Limits                                                                      |                                                                                                              |                                                                                       | Test<br>Conditions                                                                                                                                              |
|-----------------|-------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Min                                             | Тур                                                                         | Max                                                                                                          | Unit                                                                                  |                                                                                                                                                                 |
| t <sub>PL</sub> | 160                                             |                                                                             |                                                                                                              | ns                                                                                    |                                                                                                                                                                 |
| t <sub>LP</sub> | 40                                              | ··                                                                          |                                                                                                              | ns                                                                                    |                                                                                                                                                                 |
| t <sub>PV</sub> |                                                 |                                                                             | 510                                                                                                          | ns                                                                                    |                                                                                                                                                                 |
| t <sub>CY</sub> | 1.36                                            |                                                                             | 15                                                                                                           | μS                                                                                    |                                                                                                                                                                 |
| toprr           | 270                                             |                                                                             |                                                                                                              | ns                                                                                    |                                                                                                                                                                 |
|                 | t <sub>PL</sub> t <sub>LP</sub> t <sub>PV</sub> | t <sub>PL</sub> 160 t <sub>LP</sub> 40 t <sub>PV</sub> t <sub>CY</sub> 1.36 | Symbol         Min         Typ           tpL         160           tLP         40           tpV         1.36 | t <sub>PL</sub> 160  t <sub>LP</sub> 40  t <sub>PV</sub> 510  t <sub>CY</sub> 1.36 15 | Symbol         Min         Typ         Max         Unit $t_{PL}$ 160         ns $t_{LP}$ 40         ns $t_{PV}$ 510         ns $t_{CY}$ 1.36         15 $\mu$ s |

#### Note:

- (1) Control outputs:  $C_L = 60 \, pF$ , bus outputs:  $C_L = 150 \, pF$
- (2) Bus high impedance, load = 20 pF
- (3) Calculated values will be equal to or better than published 8049 values.

# **AC Programming Characteristics**

 $T_A = 25$ °C  $\pm 5$ °C,  $V_{CC} = +5$  V  $\pm 5$ %,  $V_{DD} = +21$  V  $\pm 0.5$  V

|                                                    | -                               |                   | Limits |                   |      | Test<br>Conditions |
|----------------------------------------------------|---------------------------------|-------------------|--------|-------------------|------|--------------------|
| Parameter                                          | Symbol                          | Min               | Тур    | Max               | Unit |                    |
| Address setup<br>time to RESET †                   | t <sub>AW</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| Address hold<br>time after<br>RESET†               | t <sub>WA</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| Data in setup<br>time to PROG†                     | t <sub>DW</sub>                 | 4 t <sub>CY</sub> |        | •                 |      |                    |
| Data in hold time<br>after PROG↓                   | t <sub>WD</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| RESET hold time to verify                          | t <sub>PH</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| V <sub>DD</sub>                                    | t <sub>VDDW</sub>               | 0                 |        | 1.0               | ms   |                    |
| V <sub>DD</sub> hold time<br>after PROG↓           | tvddh                           | 0                 |        | 1.0               | ms   |                    |
| PROG pulse<br>width                                | tpw                             | 50                |        | 60                | ms   |                    |
| TEST0 setup<br>time for program<br>mode            | t <sub>TW</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| TESTO hold time<br>after program<br>mode           | twr                             | 4 t <sub>CY</sub> |        |                   |      |                    |
| TEST0 to data out delay(1)                         | t <sub>DO</sub>                 |                   |        | 4 t <sub>CY</sub> | ·    |                    |
| RESET pulse width to latch address                 | t <sub>WW</sub>                 | 4 t <sub>CY</sub> |        |                   |      |                    |
| V <sub>DD</sub> and PROG<br>rise and fall<br>times | t <sub>r</sub> , t <sub>f</sub> | 0.5               |        | 100               | μS   |                    |



# **AC Programming Characteristics (cont)**

 $T_A = 25$ °C  $\pm 5$ °C,  $V_{CC} = +5V \pm 5$ %,  $V_{DD} = +21V \pm 0.5V$ 

|                                |                 |                   | Limits |     | Test |            |
|--------------------------------|-----------------|-------------------|--------|-----|------|------------|
| Parameter                      | Symbol          | Min               | Тур    | Max | Unit | Conditions |
| CPU operation cycle time       | tcy             | 4.0               |        | 15  | μS   |            |
| RESET setup<br>time before EA† | t <sub>RE</sub> | 4 t <sub>CY</sub> |        |     |      |            |

#### Note:

- (1) Control outputs:  $C_L = 60 \, pF$ , bus outputs:  $C_L = 150 \, pF$
- (2) Bus high impedance, load = 20 pF
- (3) Calculated values will be equal to or better than published 8049 values.

## **Bus Timing Requirements**

| tal         (2/15) t <sub>CY</sub> -110         Min         ns           tLA         (1/15) t <sub>CY</sub> -200         Min         ns           tCC1         (1/2) t <sub>CY</sub> -200         Min         ns           tCC2         (2/5) t <sub>CY</sub> -200         Min         ns           tDW         (13/30) t <sub>CY</sub> -200         Min         ns           tWD         (1/15) t <sub>CY</sub> -50         Min         ns           tWD         (1/10) t <sub>CY</sub> -30         Max         ns           tDR         (1/10) t <sub>CY</sub> -30         Max         ns           tRD1         (2/5) t <sub>CY</sub> -200         Max         ns           tRD2         (3/10) t <sub>CY</sub> -200         Max         ns           tAD2         (3/15) t <sub>CY</sub> -250         Max         ns           tAD2         (8/15) t <sub>CY</sub> -250         Max         ns           tAFC1         (2/15) t <sub>CY</sub> -250         Max         ns           tAFC2         (1/30) t <sub>CY</sub> -250         Max         ns           tAFC2         (1/30) t <sub>CY</sub> -250         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min                                                                                                                            | Symbol             | Timing Formula                  | Min/Max | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------------------------------|---------|------|
| tLA         (1/15) t <sub>CY</sub> -40         Min         ns           t <sub>CC1</sub> (1/2) t <sub>CY</sub> -200         Min         ns           t <sub>CC2</sub> (2/5) t <sub>CY</sub> -200         Min         ns           t <sub>DW</sub> (13/30) t <sub>CY</sub> -200         Min         ns           t <sub>WD</sub> (1/15) t <sub>CY</sub> -50         Min         ns           t <sub>DR</sub> (1/10) t <sub>CY</sub> -30         Max         ns           t <sub>DR</sub> (1/10) t <sub>CY</sub> -200         Max         ns           t <sub>RD1</sub> (2/5) t <sub>CY</sub> -200         Max         ns           t <sub>RD2</sub> (3/10) t <sub>CY</sub> -200         Max         ns           t <sub>ABD2</sub> (3/10) t <sub>CY</sub> -150         Min         ns           t <sub>ABD2</sub> (8/15) t <sub>CY</sub> -250         Max         ns           t <sub>ABC2</sub> (1/30) t <sub>CY</sub> -40         Min         ns           t <sub>ABC2</sub> (1/10) t <sub>CY</sub> -75         Min         ns           t <sub>CA1</sub> <td< td=""><td>tLL</td><td>(7 / 30) t<sub>CY</sub> – 170</td><td>Min</td><td>ns</td></td<> | tLL                | (7 / 30) t <sub>CY</sub> – 170  | Min     | ns   |
| tcc1 (1/2) tcy-200 Min ns tcc2 (2/5) tcy-200 Min ns tDW (13/30) tcy-200 Min ns tWD (1/15) tcy-50 Min ns tRDD (1/10) tcy-30 Max ns tRD1 (2/5) tcy-200 Max ns tRD2 (3/10) tcy-200 Max ns tAD2 (3/10) tcy-250 Max ns tAD2 (8/15) tcy-250 Max ns tAD2 (8/15) tcy-250 Max ns tAFC1 (2/15) tcy-40 Min ns tAFC2 (1/30) tcy-40 Min ns tLAFC2 (1/30) tcy-75 Min ns tLAFC2 (1/10) tcy-75 Min ns tCA1 (1/15) tcy-40 Min ns tCA2 (4/15) tcy-40 Min ns tCA2 (4/15) tcy-40 Min ns tCA2 (4/15) tcy-40 Min ns tCA3 (1/10) tcy-75 Min ns tCA4 (1/15) tcy-40 Min ns tCA5 (4/15) tcy-40 Min ns tCA6 (4/15) tcy-40 Min ns tCA7 (1/10) tcy-75 Min ns tCA8 (4/15) tcy-40 Min ns tCA9 (2/15) tcy-80 Min ns tCA9 (2/15) tcy-80 Min ns tCA9 (2/15) tcy-120 Max ns tCA9 (1/10) tcy-50 Min ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>AL</sub>    | (2 / 15) t <sub>CY</sub> - 110  | Min     | ns   |
| t <sub>CC2</sub> (2/5) t <sub>CY</sub> - 200         Min         ns           t <sub>DW</sub> (13/30) t <sub>CY</sub> - 200         Min         ns           t <sub>WD</sub> (1/15) t <sub>CY</sub> - 50         Min         ns           t <sub>DR</sub> (1/10) t <sub>CY</sub> - 30         Max         ns           t <sub>RD1</sub> (2/5) t <sub>CY</sub> - 200         Max         ns           t <sub>RD2</sub> (3/10) t <sub>CY</sub> - 200         Max         ns           t <sub>AW</sub> (1/3) t <sub>CY</sub> - 250         Max         ns           t <sub>AD1</sub> (11/15) t <sub>CY</sub> - 250         Max         ns           t <sub>AD2</sub> (8/15) t <sub>CY</sub> - 250         Max         ns           t <sub>AD2</sub> (8/15) t <sub>CY</sub> - 250         Max         ns           t <sub>AFC1</sub> (2/15) t <sub>CY</sub> - 250         Max         ns           t <sub>AFC2</sub> (1/30) t <sub>CY</sub> - 40         Min         ns           t <sub>LAFC2</sub> (1/30) t <sub>CY</sub> - 75         Min         ns           t <sub>LAFC2</sub> (1/10) t <sub>CY</sub> - 75         Min         ns           t <sub>CA1</sub> (1/15) t <sub>CY</sub> - 40         Min         ns           t <sub>CA2</sub> (4/15) t <sub>CY</sub> - 40         Min         ns           t <sub>P</sub> (1/30) t <sub>CY</sub> - 120         Max         ns                                                                                                      | t <sub>l.A</sub>   | (1/15) t <sub>CY</sub> - 40     | Min     | ns   |
| tow         (13/30) t <sub>CY</sub> - 200         Min         ns           two         (1/15) t <sub>CY</sub> - 50         Min         ns           tDR         (1/10) t <sub>CY</sub> - 30         Max         ns           tRD1         (2/5) t <sub>CY</sub> - 200         Max         ns           tRD2         (3/10) t <sub>CY</sub> - 200         Max         ns           tAD2         (3/10) t <sub>CY</sub> - 250         Max         ns           tAD1         (11/15) t <sub>CY</sub> - 250         Max         ns           tAD2         (8/15) t <sub>CY</sub> - 250         Max         ns           tAD2         (8/15) t <sub>CY</sub> - 250         Max         ns           tAFC1         (2/15) t <sub>CY</sub> - 250         Max         ns           tAFC2         (1/30) t <sub>CY</sub> - 40         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> - 75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> - 75         Min         ns           tCA1         (1/15) t <sub>CY</sub> - 40         Min         ns           tCA2         (4/15) t <sub>CY</sub> - 40         Min         ns           tPC         (4/15) t <sub>CY</sub> - 200         Min         ns           tPF         (1/10) t <sub>CY</sub> - 120         Max         ns           tPD         (1                                                                                                                                               | t <sub>CC1</sub>   | $(1/2) t_{CY} - 200$            | Min     | ns   |
| two         (1/15) t <sub>CY</sub> -50         Min         ns           tDR         (1/10) t <sub>CY</sub> -30         Max         ns           tRD1         (2/5) t <sub>CY</sub> -200         Max         ns           tRD2         (3/10) t <sub>CY</sub> -200         Max         ns           tAD2         (3/10) t <sub>CY</sub> -150         Min         ns           tAD1         (11/15) t <sub>CY</sub> -250         Max         ns           tAD2         (8/15) t <sub>CY</sub> -250         Max         ns           tAFC1         (2/15) t <sub>CY</sub> -250         Min         ns           tLAFC2         (1/30) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tPC         (2/15) t <sub>CY</sub> -80         Min         ns           tPC         (4/15) t <sub>CY</sub> -120         M                                                                                                                            | t <sub>CC2</sub>   | $(2/5) t_{CY} - 200$            | Min     | ns   |
| tDR (1/10) t <sub>CY</sub> − 30 Max ns  tRD1 (2/5) t <sub>CY</sub> − 200 Max ns  tRD2 (3/10) t <sub>CY</sub> − 200 Max ns  tAW (1/3) t <sub>CY</sub> − 150 Min ns  tAD1 (11/15) t <sub>CY</sub> − 250 Max ns  tAD2 (8/15) t <sub>CY</sub> − 250 Max ns  tAD2 (8/15) t <sub>CY</sub> − 250 Max ns  tAFC1 (2/15) t <sub>CY</sub> − 40 Min ns  tAFC2 (1/30) t <sub>CY</sub> − 40 Min ns  tLAFC2 (1/30) t <sub>CY</sub> − 40 Min ns  tLAFC2 (1/10) t <sub>CY</sub> − 75 Min ns  tLAFC2 (1/10) t <sub>CY</sub> − 75 Min ns  tCA1 (1/15) t <sub>CY</sub> − 40 Min ns  tCA2 (4/15) t <sub>CY</sub> − 40 Min ns  tCP (2/15) t <sub>CY</sub> − 40 Min ns  tCP (2/15) t <sub>CY</sub> − 80 Min ns  tPP (1/10) t <sub>CY</sub> − 80 Min ns  tPP (1/10) t <sub>CY</sub> − 120 Max ns  tPP (1/10) t <sub>CY</sub> − 150 Min ns  tPP (2/5) t <sub>CY</sub> − 150 Min ns  tPP (7/10) t <sub>CY</sub> − 50 Min ns  tPP (7/10) t <sub>CY</sub> − 50 Min ns  tPP (7/10) t <sub>CY</sub> − 250 Min ns  tPP (7/10) t <sub>CY</sub> − 250 Min ns  tPP (7/10) t <sub>CY</sub> − 250 Min ns  tPP (1/10) t <sub>CY</sub> − 200 Min ns  tPP (1/10) t <sub>CY</sub> − 200 Min ns  tPP (7/10) t <sub>CY</sub> − 250 Min ns  tPP (7/10) t <sub>CY</sub> − 250 Min ns  tPP (1/10) t <sub>CY</sub> − 200 Min ns                                                                                                                                                                                                 | t <sub>DW</sub>    | (13 / 30) t <sub>CY</sub> - 200 | Min     | ns   |
| tRD1         (2/5) t <sub>CY</sub> - 200         Max         ns           tRD2         (3/10) t <sub>CY</sub> - 200         Max         ns           tAW         (1/3) t <sub>CY</sub> - 150         Min         ns           tAD1         (11/15) t <sub>CY</sub> - 250         Max         ns           tAD2         (8/15) t <sub>CY</sub> - 250         Min         ns           tAD2         (8/15) t <sub>CY</sub> - 40         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> - 75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> - 40         Min         ns           tCA1         (1/15) t <sub>CY</sub> - 40         Min         ns           tCA2         (4/15) t <sub>CY</sub> - 40         Min         ns           tCA2         (4/15) t <sub>CY</sub> - 80         Min         ns           tPC         (4/15) t <sub>CY</sub> - 200         Min         ns           tPR         (17/30) t <sub>CY</sub> - 120         Max         ns           tPP         (1                                                                                                                                               | t <sub>WD</sub>    | (1/15) t <sub>CY</sub> - 50     | Min     | ns   |
| tRD2         (3/10) t <sub>CY</sub> -200         Max         ns           tAW         (1/3) t <sub>CY</sub> -150         Min         ns           tAD1         (11/15) t <sub>CY</sub> -250         Max         ns           tAD2         (8/15) t <sub>CY</sub> -250         Min         ns           tAD2         (8/15) t <sub>CY</sub> -40         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tPC         (2/15) t <sub>CY</sub> -80         Min         ns           tPR         (1/7/30) t <sub>CY</sub> -120         Max         ns           tPF         (1/10) t <sub>CY</sub> -150         Min         ns           tPD         (1/10) t <sub>CY</sub> -50         Min                                                                                                                            | t <sub>DR</sub>    | (1/10) t <sub>CY</sub> - 30     | Max     | ns   |
| taw         (1/3) t <sub>CY</sub> -150         Min         ns           taD1         (11/15) t <sub>CY</sub> -250         Max         ns           taD2         (8/15) t <sub>CY</sub> -250         Max         ns           taFC1         (2/15) t <sub>CY</sub> -40         Min         ns           taFC2         (1/30) t <sub>CY</sub> -40         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tCP         (2/15) t <sub>CY</sub> -40         Min         ns           tPC         (4/15) t <sub>CY</sub> -80         Min         ns           tPC         (4/15) t <sub>CY</sub> -200         Min         ns           tPF         (1/10) t <sub>CY</sub> -120         Max         ns           tPP         (1/10) t <sub>CY</sub> -150         Min         ns           tPD         (1/10) t <sub>CY</sub> -50         Min         ns           tPP         (7/10) t <sub>CY</sub> -250         Min         ns           tPL         (4/15) t <sub>CY</sub> -100         Min         ns           tPV         (3/10) t <sub>CY</sub> -100         Max                                                                                                                                  | t <sub>RD1</sub>   | (2/5) t <sub>CY</sub> - 200     | Max     | ns   |
| tAD1         (11/15) t <sub>CY</sub> - 250         Max         ns           tAD2         (8/15) t <sub>CY</sub> - 250         Max         ns           tAD2         (8/15) t <sub>CY</sub> - 250         Max         ns           tAFC1         (2/15) t <sub>CY</sub> - 40         Min         ns           tAFC2         (1/30) t <sub>CY</sub> - 40         Min         ns           tLAFC1         (1/15) t <sub>CY</sub> - 75         Min         ns           tCAFC2         (1/10) t <sub>CY</sub> - 75         Min         ns           tCA1         (1/15) t <sub>CY</sub> - 40         Min         ns           tCA2         (4/15) t <sub>CY</sub> - 40         Min         ns           tCP         (2/15) t <sub>CY</sub> - 80         Min         ns           tPC         (4/15) t <sub>CY</sub> - 200         Min         ns           tPR         (17/30) t <sub>CY</sub> - 120         Max         ns           tPP         (1/10) t <sub>CY</sub> - 150         Min         ns           tPD         (1/10) t <sub>CY</sub> - 50         Min         ns           tPP         (7/10) t <sub>CY</sub> - 250         Min         ns           tPL         (4/15) t <sub>CY</sub> - 100         Min         ns           tPV         (3/10) t <sub>CY</sub> - 100         Max         ns           tOPRR         (3                                                                                                                                               | t <sub>RD2</sub>   | (3 / 10) t <sub>CY</sub> - 200  | Max     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>AW</sub>    | (1/3) t <sub>CY</sub> - 150     | Min     | ns   |
| tafc1         (2/15) t <sub>CY</sub> -40         Min         ns           tafc2         (1/30) t <sub>CY</sub> -40         Min         ns           tLAFC1         (1/5) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tCP         (2/15) t <sub>CY</sub> -80         Min         ns           tPC         (4/15) t <sub>CY</sub> -200         Min         ns           tPR         (17/30) t <sub>CY</sub> -120         Max         ns           tPF         (1/10) t <sub>CY</sub> Max         ns           tPD         (2/5) t <sub>CY</sub> -150         Min         ns           tPD         (1/10) t <sub>CY</sub> -50         Min         ns           tPP         (7/10) t <sub>CY</sub> -250         Min         ns           tPL         (4/15) t <sub>CY</sub> -200         Min         ns           tPV         (3/10) t <sub>CY</sub> -100         Max         ns           tOPRR         (3/15) t <sub>CY</sub> Min         ns                                                                                                                                                                                                                                                                                                  | t <sub>AD1</sub>   | (11/15) t <sub>CY</sub> - 250   | Max     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>AD2</sub>   | (8 / 15) t <sub>CY</sub> - 250  | Max     | пѕ   |
| tLAFC1         (1/5) t <sub>CY</sub> -75         Min         ns           tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tCP         (2/15) t <sub>CY</sub> -80         Min         ns           tPC         (4/15) t <sub>CY</sub> -200         Min         ns           tPR         (17/30) t <sub>CY</sub> -120         Max         ns           tPF         (1/10) t <sub>CY</sub> Max         ns           tDP         (2/5) t <sub>CY</sub> -150         Min         ns           tPD         (1/10) t <sub>CY</sub> -50         Min         ns           tPP         (7/10) t <sub>CY</sub> -250         Min         ns           tPL         (4/15) t <sub>CY</sub> -200         Min         ns           tPL         (1/10) t <sub>CY</sub> -100         Min         ns           tPV         (3/10) t <sub>CY</sub> -100         Max         ns           tOPRR         (3/15) t <sub>CY</sub> Min         ns                                                                                                                                                                                                                                                                                                                                                                             | t <sub>AFC1</sub>  | (2/15) t <sub>CY</sub> -40      | Min     | ns   |
| tLAFC2         (1/10) t <sub>CY</sub> -75         Min         ns           tCA1         (1/15) t <sub>CY</sub> -40         Min         ns           tCA2         (4/15) t <sub>CY</sub> -40         Min         ns           tCP         (2/15) t <sub>CY</sub> -80         Min         ns           tPC         (4/15) t <sub>CY</sub> -200         Min         ns           tPR         (17/30) t <sub>CY</sub> -120         Max         ns           tPF         (1/10) t <sub>CY</sub> Max         ns           tPD         (1/10) t <sub>CY</sub> -150         Min         ns           tPD         (1/10) t <sub>CY</sub> -50         Min         ns           tPP         (7/10) t <sub>CY</sub> -250         Min         ns           tPL         (4/15) t <sub>CY</sub> -200         Min         ns           tPV         (3/10) t <sub>CY</sub> -100         Max         ns           tOPRR         (3/15) t <sub>CY</sub> Min         ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | t <sub>AFC2</sub>  | (1/30) t <sub>CY</sub> - 40     | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>LAFC1</sub> | (1/5) t <sub>CY</sub> -75       | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    | (1/10) t <sub>CY</sub> -75      | Min     | ns   |
| tcp (2/15) tcy-80 Min ns  tpc (4/15) tcy-200 Min ns  tpp (17/30) tcy-120 Max ns  tpp (1/10) tcy Max ns  tpp (2/5) tcy-150 Min ns  tpp (1/10) tcy-50 Min ns  tpp (7/10) tcy-250 Min ns  tpp (7/10) tcy-250 Min ns  tpp (4/15) tcy-200 Min ns  tpl (4/15) tcy-200 Min ns  tpl (4/15) tcy-100 Min ns  tpy (3/10) tcy-100 Max ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | t <sub>CA1</sub>   | (1/15) t <sub>CY</sub> -40      | Min     | ns   |
| tpc (4/15) tcy-200 Min ns  tpg (17/30) tcy-120 Max ns  tpf (1/10) tcy Max ns  tpp (2/5) tcy-150 Min ns  tpp (1/10) tcy-50 Min ns  tpp (7/10) tcy-250 Min ns  tpp (7/10) tcy-250 Min ns  tpl (4/15) tcy-200 Min ns  tpl (4/15) tcy-100 Min ns  tpy (3/10) tcy-100 Min ns  tpy (3/10) tcy-100 Max ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t <sub>CA2</sub>   | (4 / 15) t <sub>CY</sub> - 40   | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>CP</sub>    | (2/15) t <sub>CY</sub> - 80     | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>PC</sub>    | (4 / 15) t <sub>CY</sub> - 200  | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>PR</sub>    | (17 / 30) t <sub>CY</sub> - 120 | Max     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | tpF                | (1/10) t <sub>CY</sub>          | Max     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>DP</sub>    | (2/5) t <sub>CY</sub> - 150     | Min     | ns   |
| $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | t <sub>PD</sub>    | (1/10) t <sub>CY</sub> - 50     | Min     | ns   |
| t <sub>LP</sub> (1/10) t <sub>CY</sub> -100 Min ns<br>t <sub>PV</sub> (3/10) t <sub>CY</sub> -100 Max ns<br>t <sub>OPRR</sub> (3/15) t <sub>CY</sub> Min ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | tpp                | (7 / 10) t <sub>CY</sub> - 250  | Min     | ns   |
| t <sub>PV</sub> (3/10) t <sub>CY</sub> - 100 Max ns<br>t <sub>OPRR</sub> (3/15) t <sub>CY</sub> Min ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | tpL                | (4 / 15) t <sub>CY</sub> - 200  | Min     | ns   |
| t <sub>OPRR</sub> (3/15) t <sub>CY</sub> Min ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    | (1/10) t <sub>CY</sub> -100     | Min     | ns   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | tpv                | (3 / 10) t <sub>CY</sub> - 100  | Max     | ns   |
| t <sub>CY</sub> 11 MHz µs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | toper              | (3 / 15) t <sub>CY</sub>        | Min     | ns   |
| <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t <sub>CY</sub>    | 11 MHz                          |         | μS   |

## **Timing Waveforms**

## Instruction Fetch from External Memory



#### Read from External Data Memory



#### Write to External Memory





# **Timing Waveforms (cont)**

## **Port 2 Timing**



#### Waveforms for Programming the µPD8749H



#### Program/Verify Timing (ROM/EPROM)





| Instruction Set | on Set                                                                                     |                                                                                  |                     |                | å                   | Operation Code | Code                                 |                                      |                |        |       |   | Flags |          |
|-----------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------|----------------|---------------------|----------------|--------------------------------------|--------------------------------------|----------------|--------|-------|---|-------|----------|
| Mnemonic        | Function                                                                                   | Description                                                                      | D,                  | Pe             | o                   | D4 C           | D <sub>3</sub> D <sub>2</sub>        | 2<br>D                               | å              | Cycles | Bytes | ပ | AC F0 | <b>E</b> |
| Accumulator     |                                                                                            |                                                                                  |                     |                |                     |                |                                      |                                      |                |        |       |   |       |          |
| ADD A, # data   | (A) ← (A) + data                                                                           | Add immediate the specified data to the accumulator.                             | 0<br>d7             | 0<br>9         | 0<br>&              | 0 \$           | 0<br>d <sub>3</sub> d <sub>2</sub>   | 2 4                                  | - 용            | - 5    | 2     | • |       |          |
| ADD A, Rr       | (A) $\leftarrow$ (A) + (Rr)<br>r = 0-7                                                     | Add contents of designated register to the accumulator.                          | 0                   | -              | -                   | 0              | _                                    |                                      | _              | -      | -     | • |       |          |
| ADD A, @ Rr     | (A) ← (A) + ((Rr))<br>r = 0-1                                                              | Add indirect the contents of the data memory location to the accumulator.        | 0                   | -              | -                   | 0              | 0 0                                  | 0 (                                  | _              | -      | -     | • |       |          |
| ADDC A, # data  | (A) ← (A) + (C) + data                                                                     | Add immediate with carry the specified data to the accumulator.                  | 0<br>4              | 0<br>8         | 0<br>d <sub>5</sub> | †<br>d4 (      | 0 0<br>d <sub>3</sub> d <sub>2</sub> | ) 1<br>2 d <sub>t</sub>              | - 6            | 2      | 2     | • |       |          |
| ADDC A, Rr      | (A) $\leftarrow$ (A) + (C) + (Rr)<br>r = 0-7                                               | Add with carry the contents of the designated register to the accumulator.       | 0                   | -              | -                   | -              | 1                                    | r r                                  | _              | -      | -     | • |       |          |
| ADDC A, @ Rr    | (A) $\leftarrow$ (A) + (C) + ((Rr))<br>r = 0-1                                             | Add indirect with carry the contents of data memory location to the accumulator. | 0                   | -              | -                   | -              | 0                                    | 0 0                                  | _              | -      | -     | • |       |          |
| ANL A, # data   | (A) (A) AND data                                                                           | Logical AND specified immediate data with accumulator.                           | 0 4                 | - <sub>9</sub> | 0 <del>ද</del>      | 1<br>d4 (      | 0<br>d <sub>3</sub>                  | 0 1<br>d <sub>2</sub> dղ             | 1<br>1 do      | 2      | 2     |   |       |          |
| ANL A, Rr       | (A) (A) AND (Rr)<br>r = 0-7                                                                | Logical AND contents of designated register with accumulator.                    | 0                   | -              | 0                   | -              | -                                    |                                      | -              | -      | -     |   |       |          |
| ANL A, @ Rr     | (A) $\leftarrow$ (A) AND ((Rr))<br>r = 0-1                                                 | Logical AND indirect the contents of data memory with accumulator.               | 0                   | -              | 0                   | -              | 0                                    | 0 0                                  |                | -      | -     |   |       |          |
| CPL A           | (A) ← NOT (A)                                                                              | Complement the contents of the accumulator.                                      | 0                   | 0              | -                   | _              | . 0                                  | -                                    |                | -      | -     |   |       |          |
| CLRA            | (A) ← 0                                                                                    | Clear the contents of the accumulator.                                           | 0                   | 0              | -                   | 0              | 0                                    | _                                    |                | -      | -     |   |       |          |
| DA A            |                                                                                            | Decimal adjust the contents of the accumulator.                                  | 0                   | -              | 0                   | -              | 0                                    | _                                    | _              | -      | -     | • |       |          |
| DEC A           | (A) ← (A) – 1                                                                              | Decrement by 1 the accumulator's contents.                                       | 0                   | 0              | 0                   | 0              | 0                                    | _                                    |                | -      | -     |   |       |          |
| INC A           | (A) ← (A) +1                                                                               | Increment by 1 the accumulator's contents.                                       | 0                   | 0              | 0                   | -              | 0                                    | -                                    | _              | -      | -     |   |       |          |
| ORL A, # data   | (A) ← (A) 0R data                                                                          | Logical OR specified immediate data with accumulator.                            | 0<br>d <sub>7</sub> | - %            | 0<br>d <sub>5</sub> | 0<br>d4        | 0<br>d3 c                            | 0 1<br>d <sub>2</sub> d <sub>1</sub> | - <del>-</del> | 2      | 5     |   |       |          |
| ORL A, Rr       | (A) ← (A) OR (Rr)<br>r = 0-7                                                               | Logical OR contents of designated register with accumulator.                     | 0                   | -              | 0                   | 0              | -                                    | _                                    |                | -      | -     |   |       |          |
| ORL A, @ Rr     | (A) ← (A) OR ((Rr))<br>r = 0-1                                                             | Logical OR indirect the contents of data memory location with accumulator.       | 0                   | -              | 0                   | 0              | 0                                    |                                      | . 0            | -      | -     |   |       |          |
| RLA             | $(AN + 1) \leftarrow (AN); N = 0-6$<br>$(A_0) \leftarrow (A_7)$                            | Rotate accumulator left by 1 bit without carry.                                  | -                   | -              | -                   | 0              | 0                                    | _                                    | _              | -      | -     |   |       |          |
| RLC A           | $(AN + 1) \leftarrow (AN)$ ; $N = 0-6$<br>$(A_0) \leftarrow (C)$<br>$(C) \leftarrow (A_7)$ | Rotate accumulator left by 1 bit through carry.                                  | -                   | -              | -                   | -              | 0                                    | ·<br>-                               | _              | -      | -     | • |       |          |
| RR A            | $(AN) \leftarrow (AN + 1); N = 0-6$                                                        | Rotate accumulator right by 1 bit without carry.                                 | 0                   | -              | -                   | -              | 0                                    | _                                    |                | -      | -     |   |       |          |



| by Templation         Description         Description         Processor           (A) → (A) → (A) + (A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |                                                                                                                                                   |                                                                             |                                  |                     | ô                   | Operation Code | Code                |                     |                  |                       |         |   | =  | Flags |          |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------------|---------------------|---------------------|----------------|---------------------|---------------------|------------------|-----------------------|---------|---|----|-------|----------|
| (A) + (A) + (B)   (A) + (A) + (A) + (A) + (A)   (A) + (A)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Mnemonic         | Function                                                                                                                                          | Description                                                                 | 7                                | og<br>O             | 1 1                 | \ I            |                     | D <sub>2</sub>      | o<br>o           | o Cycles              | s Bytes | ٥ | AC | 윤     | <b>E</b> |
| (AN) ← (AN + 1); N = 0−6 (Rotale accumulator right by 1 bit through carry. 0 1 1 0 0 1 (A) ← (A) ← (A) ← (B) ← (B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Accumulator (con | 4)                                                                                                                                                |                                                                             | -                                |                     |                     |                |                     |                     |                  |                       |         |   |    | İ     |          |
| (A <sub>1</sub> → (A <sub>2</sub> → A <sub>2</sub> ) = Swap the 2 4-bit nibbles in the accumulator. (A <sub>1</sub> → (A <sub>2</sub> → A <sub>2</sub> ) = C(A <sub>2</sub> → A <sub>3</sub> ) = Swap the 2 4-bit nibbles in the accumulator. (A <sub>1</sub> → (A <sub>1</sub> → (A <sub>1</sub> XOR (Rr)) = Logical XOR specified immediate data memory location with 1 1 0 1 0 1 1 1 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | RRC A            | AN) $\leftarrow$ (AN + 1); N<br>A <sub>7</sub> ) $\leftarrow$ (C)<br>C) $\leftarrow$ (A <sub>0</sub> )                                            | Rotate accumulator right by 1 bit through carry.                            | 0                                | -                   | -                   | 0              | 0                   | _                   | -                | -                     | -       | • |    |       |          |
| # data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SWAP A           | $(A_4-A_7) \leftarrow (A_0-A_3)$                                                                                                                  | Swap the 2 4-bit nibbles in the accumulator.                                | 0                                | -                   | 0                   | 0              |                     | -                   | +                | -                     | -       |   |    | İ     |          |
| Rr         (A) + − (A) XOR (Rr)         Logical XOR contents of designated register with accumulator.         1         0         1         0           r = 0−7         Logical XOR contents of data memory location with 1         1         0         1         0           r = 0−1         Logical XOR indirect the contents of data memory location with 1         1         1         1         0         1         0           r = 0−1         Logical XOR indirect the contents of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of the part of th                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | XRL A, # data    | (A) (A) XOR data                                                                                                                                  | Logical XOR specified immediate data with accumulator.                      | 1<br>d7                          | 1<br>d <sub>6</sub> | 0 &                 | - \$           |                     | 0 6                 | - 6              | 1 2<br>50             | 2       |   |    |       | ļ        |
| (RD → (R) XOR ((RT))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | XRL A, Rr        | (A) ← (A) XOR (Rr)<br>r = 0-7                                                                                                                     | Logical XOR contents of designated register with accumulator.               | -                                | -                   | 0                   | -              | _                   | _                   | י                | -                     | -       |   |    |       | 1        |
| f. addr (Rf) — (Rf) — 1: r = 0-7 Decrement the specified register and test contents.    1 1 1 1 1 0 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (9)              | (A) $\leftarrow$ (A) XOR ((Rr))<br>r = 0-1                                                                                                        | Logical XOR indirect the contents of data memory location with accumulator. | -                                | -                   | 0                   | -              |                     | 0                   | 0                | -                     | -       |   |    |       | ł        |
| $(Rh) \leftarrow (Rh) - 1; r = 0 - 7$ Decrement the specified register and test contents. 1 1 1 1 0 1 1 $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \neq 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) \Rightarrow 0$ ; $(Rh) $                                                                                                                                                                                                                                                                                      | Branch           |                                                                                                                                                   |                                                                             |                                  |                     |                     |                |                     |                     |                  | į                     |         |   |    | ļ     | 1        |
| $ (PC_0-PC_7) \leftarrow addr \ if \ B_b = 1 $ Jump to specified address if accumulator bit is set. $ \frac{PC}{a7} = \frac{PC}{a7} + \frac{Addr}{a7} = \frac{P}{a5} = \frac{A}{a5} = $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DJNZ Rr, addr    | H                                                                                                                                                 | Decrement the specified register and test contents.                         | 1<br>a7                          | 1<br>a <sub>6</sub> | a <sub>5</sub>      | 94             |                     | r<br>a <sub>2</sub> | - A              | r 2<br>a <sub>0</sub> | 2       |   | ļ  |       |          |
| $(PC_0 - PC_7) \leftarrow \text{addr if C} = 1  \text{Jump to specified address if carry flag is set.} \qquad 1  1  1  1  1  0  1  1  0  1  1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | JBb addr         | # B                                                                                                                                               | Jump to specified address if accumulator bit is set.                        | b <sub>2</sub><br>a <sub>7</sub> | ъ.<br>98            | وع<br>5             | - a4           |                     | 0<br>a <sub>2</sub> | - 4-             | 0 2<br>a <sub>0</sub> | 2       |   | ļ  |       |          |
| $(PC_0 - PC_7) \leftarrow \text{addr if } F0 = 1$ Jump to specified address if flag F0 is set. 10 (PC) ← (PC) + 2 if F0 = 0 (PC) ← (PC) + 2 if F0 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) + 2 if F1 = 0 (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC) ← (PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | JC addr          | $(PC_0-PC_7) \leftarrow addr \ if \ C = 1$<br>$(PC) \leftarrow (PC) + 2 \ if \ C = 0$                                                             | Jump to specified address if carry flag is set.                             | 1<br>a7                          | 1<br>a <sub>6</sub> | ± 3°                | g 1            |                     | a <sub>2</sub>      | - F              | 0 2<br>30 2           | 2       |   |    |       |          |
| (PC <sub>0</sub> − PC <sub>7</sub> ) ← addr if F1 = 1 Jump to specified address if flag F1 is set.  (PC <sub>0</sub> + PC <sub>1</sub> ) ← addr if F1 = 0  (PC <sub>0</sub> − PC <sub>1</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>0</sub> − PC <sub>1</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>1</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>2</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>2</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>2</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>2</sub> ) ← (addr <sub>0</sub> − addr <sub>1</sub> )  (PC <sub>1</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 1  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 1  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 1  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 2  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 2  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 2  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 3  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) ← addr <sub>1</sub> ∈ 4  (PC <sub>0</sub> − PC <sub>2</sub> ) | JFO addr         | $(PC_0-PC_7) \leftarrow addr \text{ if } F0 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } F0 = 0$                                                 | Jump to specified address if flag F0 is set.                                | 1<br>a7                          | 0<br>%              | 1<br>a <sub>5</sub> | 1 48           |                     | 4 <sub>2</sub>      | a <sub>1</sub> - | 0 2<br>a <sub>0</sub> | 2       |   | İ  |       |          |
| $(PC_0-PC_{11}) \leftarrow (addr_0-addr_{10})$ Direct jump to specified address within the 2K address block. $a_{10}$ $a_{20}$ $a_{3}$ $a_{4}$ $a_{3}$ $a_{4}$ $a_{3}$ $a_{5}$ $a_{4}$ $a_{3}$ $a_{5}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | JF1 addr         | $(PC_0-PC_7) \leftarrow addr \text{ if } F1 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } F1 = 0$                                                 | Jump to specified address if flag F1 is set.                                | 0<br>a <sub>7</sub>              | - 9e                | 1<br>a <sub>5</sub> | 44             |                     | 1<br>a <sub>2</sub> | - 4-<br>6        | 0 2<br>a <sub>0</sub> | 2       |   | 1  |       |          |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | JMP addr         | $\begin{array}{l} (PC_8-PC_{10}) \leftarrow (addr_8-addr_{10}) \\ (PC_0-PC_7) \leftarrow (addr_0-addr_7) \\ (PC_{11}) \leftarrow DBF \end{array}$ | Direct jump to specified address within the 2K address block.               | a <sub>10</sub>                  | ag<br>ae            | a <sub>5</sub>      | 94<br>94       |                     | a <sub>2</sub>      | 9.0              | a <sub>0</sub> 2      | 2       |   |    |       |          |
| $(PC_0-PC_7) \leftarrow addrif C = 0  Jump to specified address if carry flag is low. \qquad 1 \qquad 1 \qquad 1 \qquad 0 \qquad 0 \qquad 0 \qquad 0 \qquad 0 \qquad 0 \qquad 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | JMPP @ A         | $(PC_0-PC_7) \leftarrow ((A))$                                                                                                                    | Jump indirect to specified address with address page.                       | 1                                | 0                   | -                   | -              | 0                   | 0                   | _                | 1 2                   | -       |   |    |       |          |
| $(PC_0 - PC_7) \leftarrow addriff = 0 $ Jump to specified address if interrupt is low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | JNC addr         | if C = 1                                                                                                                                          | Jump to specified address if carry flag is low.                             | 1<br>a <sub>7</sub>              | 1<br>a <sub>6</sub> | 45                  | 94             | 300                 | a <sub>2</sub>      | - 42             | 0 S                   | 2       |   |    |       | ]        |
| PC <sub>0</sub> -PC <sub>7</sub>   $\leftarrow$ addr if T0 = 0   Jump to specified address if test 0 is low.   0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | JNI addr         | =======================================                                                                                                           | Jump to specified address if interrupt is low.                              | 1<br>a <sub>7</sub>              | 0<br>a <sub>6</sub> | 0<br>a <sub>5</sub> | 94<br>94       | a3<br>0             | - a                 | - a              | 0 2<br>a <sub>0</sub> | 2       |   |    |       | 1        |
| r (PC <sub>0</sub> -PC <sub>7</sub> ) ← addr if T1 = 0 Jump to specified address if test 1 is low. 0 1 0 0 0 0 0 (PC) ← (PC) + 2 if T1 = 1 a 3 a 4 a 3 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 3 a 4 a 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | JNT0 addr        | if T0                                                                                                                                             | Jump to specified address if test 0 is low.                                 | 0<br>a <sub>7</sub>              | ၀ မွ                | ags                 | 94<br>0        | 0<br>a <sub>3</sub> | a <sub>2</sub>      | - F              | 0 2<br>a <sub>0</sub> |         |   |    |       |          |
| $(PC_0-PC_7) \leftarrow$ addr if $A \neq 0$ Jump to specified address if accumulator is non-zero. 1 0 0 1 0 (PC) $\leftarrow$ (PC) $\leftarrow$ (PC) + 2 if $A = 1$ 37 36 35 34 33 (PC) $\leftarrow$ (PC) + 2 if $A = 1$ 1 Imm to specified address if timer flag is set to 1 0 0 0 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | JNT1 addr        | f∏ =<br>Π = 1                                                                                                                                     | Jump to specified address if test 1 is low.                                 | 0<br>a <sub>7</sub>              | - %                 | ၁ နိ                | a 0            | ၀ န                 | 42<br>42            | - 4-             |                       | ł       |   |    |       |          |
| (PC-PC) + addr if TF = 1 Imp to specified address if timer flag is set to 1 0 0 0 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | JNZ addr         | $(PC_0 - PC_7) \leftarrow addr \text{ if } A \neq 0$<br>$(PC) \leftarrow (PC) + 2 \text{ if } A = 1$                                              | Jump to specified address if accumulator is non-zero.                       | - a                              | င မွ                |                     | - a            | 3.0                 | 1<br>a <sub>2</sub> | - 45             | 0 2<br>a <sub>0</sub> |         | ĺ |    |       | ]        |
| (PC) → (PC) + 2 if F = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC = 0 and PC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | JTF addr         | $(PC_0-PC_7) \leftarrow addr \text{ if TF} = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if TF} = 0$                                                   | Jump to specified address if timer flag is set to 1.                        | 0<br>9                           | 0 %                 | o %                 | - 4g           | 90                  | 4 <sub>2</sub>      | بة ∟<br>ب        | 0<br>30<br>2          | 2       |   |    |       |          |



|                     |                                                                                                   |                                                                          |                     |                  | ö              | Operation Code | ခို<br>လ              |                          |                                        |        |       |    | Flags |   | - 1 |
|---------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|------------------|----------------|----------------|-----------------------|--------------------------|----------------------------------------|--------|-------|----|-------|---|-----|
| Mnemonic            | Function                                                                                          | Description                                                              | 5                   | ۵                | Dş             | 7              | 03<br>03              | ŏ                        | o<br>O                                 | Cycles | Bytes | اد | Ş     | 2 |     |
| Branch (cont)       |                                                                                                   |                                                                          |                     |                  |                |                | Ì                     |                          |                                        |        |       |    |       |   |     |
| JT0 addr            | (PC <sub>0</sub> -PC <sub>7</sub> ) addr if T0 = 1                                                | Jump to specified address if test 0 is a 1.                              | 0 8                 | ٥ ٪              | - 4            | - 3            | 0 %                   | - 4                      | 0 %                                    | 2      | 2     |    |       |   |     |
|                     | (PC) + (PC) + 2 II 10 = 0                                                                         |                                                                          | 'n                  | ۶ .              | ç              |                |                       |                          |                                        |        | c     |    |       |   |     |
| JT1 addr            | $(PC_0-PC_7) \leftarrow addr \text{ if } T1 = 1$<br>$(PC) \leftarrow (PC) + 2 \text{ if } T1 = 0$ | Jump to specified address if test 1 is a 1.                              | 0<br>a <sub>7</sub> | - <sub>9</sub> e | ⊃ ક્રિ         | - <del>5</del> | ს  <br>მვ მ2          | ,<br>12 a <sub>1</sub>   | - S                                    | 7      | 7     |    |       |   |     |
| JZ addr             | $(PC_0 - PC_7) \leftarrow addr \text{ if } A = 0$<br>$(PC) \leftarrow (PC) + 2 \text{ if } A = 1$ | Jump to specified address if accumulator is 0.                           | 1<br>a7             | - g              | 0 %            | 0 Pg           | 0 1<br>33 a2          | - 2                      | 0 g                                    | 2      | 2     |    |       |   |     |
| Control             |                                                                                                   |                                                                          |                     |                  |                |                |                       |                          |                                        |        |       |    |       |   | 1 1 |
| ENI                 |                                                                                                   | Enable the external interrupt input.                                     | 0                   | 0                | 0              | 0              | 1 0                   | 0                        | -                                      | -      | -     |    |       |   |     |
| DISI                |                                                                                                   | Disable the external interrupt input.                                    | 0                   | 0                | 0              | _              | 0                     | 0                        | -                                      | -      | 1     |    |       |   |     |
| ENTO CLK            |                                                                                                   | Enable the clock output pin TO.                                          | 0                   | -                | -              | _              | 0                     | 0                        | -                                      | -      | 1     |    |       |   |     |
| SEL MB0             | (0BF) ← 0                                                                                         | Select bank 0 (locations 0-2047) of program memory.                      | -                   | -                | -              | 0              | 0                     | 0                        | -                                      | -      | 1     |    |       |   | - 1 |
| SEL MB1             | (DBF) ← 1                                                                                         | Select bank 1 (locations 2048-4095) of program memory.                   | -                   | -                |                | -              |                       | 1 0                      | -                                      | -      | -     |    |       |   |     |
| SEL RB0             | (88) ← 0                                                                                          | Select bank 0 (locations 0-7) of data memory.                            | -                   | -                | 0              | 0              | 0                     | 0 _                      | -                                      |        | -     |    |       |   |     |
| SEL RB1             | (BS) ← 1                                                                                          | Select bank 1 (locations 24-31) of data memory.                          | -                   | -                | 0              | -              | 0                     | 1                        | _                                      | -      | -     |    |       |   |     |
| Data Moves          |                                                                                                   |                                                                          |                     |                  |                |                |                       |                          |                                        |        |       |    |       |   |     |
| MOV A, # data       | (A) data                                                                                          | Move immediate the specified data into the accumulator.                  | 0<br>42             | ၀ မှ             | <del>- 유</del> | 0 4            | 0<br>d3               | 0<br>d <sub>2</sub> գի   | - do                                   | 2      | 2     |    |       |   |     |
| MOV A, Rr           | (A) $\leftarrow$ (Rr); $r = 0-7$                                                                  | Move the contents of the designated registers into the accumulator.      | -                   | -                | -              | -              | -                     | _                        | _                                      | ·      | 1     |    |       |   |     |
| MOV A, @ Rr         | (A) $\leftarrow$ ((Rr)); $r = 0-1$                                                                | Move indirect the contents of data memory location into the accumulator. | -                   | -                | -              | -              | 0                     | 0                        | ٥ ــــــــــــــــــــــــــــــــــــ | +      |       |    |       |   | 1   |
| MOV A, PSW          | (A) ← (PSW)                                                                                       | Move contents of the program status word into the accumulator.           | -                   | -                | 0              | 0              | 0                     | _                        | -                                      | 1      | -     |    |       |   |     |
| MOV Rr, # data      | (Rr) ← data; r = 0-7                                                                              | Move immediate the specified data into the designated register.          | 1<br>d <sub>7</sub> | 0<br>de          | - <del>ફ</del> | 1<br>d4        | 1<br>d <sub>3</sub> 0 | r r<br>d <sub>2</sub> dղ | - <del>0</del>                         | 2      | 2     |    |       |   |     |
| MOV Rr. A           | $(Rr) \leftarrow (A); r = 0-7$                                                                    | Move accumulator contents into the designated register.                  | -                   | 0                | -              | 0              | -                     | L                        | r r                                    | -      | -     |    |       |   | 1   |
| MOV @ Rr, A         | $((Rr)) \leftarrow (A); r = 0-1$                                                                  | Move indirect accumulator contents into data memory location.            | -                   | 0                | -              | 0              | 0                     | 0                        | . O                                    | 1      | -     |    |       |   |     |
| MOV @ Rr,<br># data | $((Rr)) \leftarrow data; r = 0-1$                                                                 | Move immediate the specified data into data memory.                      | 1<br>d <sub>7</sub> | ဝမ္              | - \$           | 1<br>d4        | 0<br>03               | 0<br>q <sub>2</sub>      | 0 1<br>d <sub>1</sub> d <sub>0</sub>   | 2      | 2     |    |       |   |     |
| MOV PSW, A          | $(PSW) \leftarrow (A)$                                                                            | Move contents of accumulator into the program status word.               | -                   | -                | 0              | -              | 0                     | _                        |                                        | -      | -     |    |       |   |     |
| MOVP A, @ A         | $(PC_0-PC_7) \leftarrow (A)$ $(A) \leftarrow (PC))$                                               | Move data in the current page into the accumulator.                      | -                   | 0                | -              | 0              | 0                     | 0                        | _                                      | 2      | -     |    |       |   |     |
| MOVP3 A, @ A        | $(PC_0-PC_7) \leftarrow (A)$<br>$(PC_8-PC_{10}) \leftarrow 011$<br>$(A) \leftarrow ((PC))$        | Move program data in page 3 into the accumulator.                        | -                   | -                | -              | 0              | 0                     | 0                        | _                                      | 2      | -     |    |       |   |     |
|                     |                                                                                                   |                                                                          | İ                   |                  |                |                |                       |                          |                                        |        |       |    |       |   |     |



# Instruction Set (cont)

NEC

|                    |                                                                          |                                                                          |         |                | ö                | <b>Operation Code</b> | Code           |                |                |                       |          |   | Flags | 36 |   |
|--------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|---------|----------------|------------------|-----------------------|----------------|----------------|----------------|-----------------------|----------|---|-------|----|---|
| Mnemonic           | Function                                                                 | Description                                                              | 0,      | o<br>O         | õ                | <b>D</b> 4            | õ              | D <sub>2</sub> | 6              | D <sub>0</sub> Cycles | es Bytes | د | ¥     | 요  | E |
| Data Moves (cont)  | 1                                                                        |                                                                          |         |                |                  |                       |                |                |                |                       |          |   |       |    |   |
| MOVX A, @ R        | (A) $\leftarrow$ ((Rr)); $r = 0-1$                                       | Move indirect the contents of external data memory into the accumulator. | -       | 0              | 0                | 0                     | 0              | 0              | 0              | r 2                   | -        | ļ |       |    |   |
| MOVX @ R, A        | $((Rr)) \leftarrow (A); r = 0-1$                                         | Move indirect the contents of the accumulator into external data memory. | -       | 0              | 0                | -                     | 0              | 0              | 0              | r 2                   | -        |   |       |    |   |
| XCH A, Rr          | (A) $\leftrightarrow$ (Rr); $r = 0-7$                                    | Exchange the accumulator and designated register's contents.             | 0       | 0              | -                | 0                     | -              | _              | _              | ١ 1                   | +        |   |       |    |   |
| XCH A, @ Rr        | (A) $\leftrightarrow$ ((Rr)); $r = 0-1$                                  | Exchange indirect contents of accumulator and location in data memory.   | 0       | 0              | -                | 0                     | 0              | 0              | 0              | r                     | -        |   |       |    |   |
| XCHD A, @ Rr       | $(A_0-A_3) \leftarrow ((Rr))_0-((Rr))_3$ :<br>r = 0-1                    | Exchange indirect 4-bit contents of accumulator and data memory.         | 0       | 0              | -                | -                     | 0              | 0              | 0              |                       | -        |   |       |    | j |
| Flags              |                                                                          |                                                                          |         |                |                  |                       |                |                |                |                       |          |   |       |    | ļ |
| CPLC               | (C) ← NOT (C)                                                            | Complement contents of carry bit.                                        | -       | 0              | -                | 0                     | 0              | -              | -              | 1                     | -        | • |       |    |   |
| CPL F0             | (F0) ← NOT (F0)                                                          | Complement contents of flag FO.                                          | -       | 0              | 0                | +                     | 0              | -              | 0              | 1                     | 1        |   |       | •  |   |
| CPL F1             | (F1) ← NOT (F1)                                                          | Complement contents of flag F1.                                          | -       | 0              | -                | 1                     | 0              | -              | 0              | 1                     | -        |   |       |    | • |
| CLRC               | (C) <del>-</del> (D)                                                     | Clear contents of carry bit to 0.                                        |         | 0              | 0                | 1                     | 0              | -              | 1              | 1                     | -        | • |       |    |   |
| CLR F0             | (F0) ← 0                                                                 | Clear contents of flag 0 to 0.                                           | -       | 0              | 0                | 0                     | 0              | -              | 0              | 1                     | +        |   |       | •  |   |
| CLRFI              | (F1) ← 0                                                                 | Clear contents of flag 1 to 0.                                           | -       | 0              | -                | 0                     | 0              | -              | 0              | -                     | -        |   |       | }  | • |
| Input / Output     |                                                                          |                                                                          |         |                |                  |                       |                |                |                |                       |          |   |       |    |   |
| ANL BUS,<br># data | (bus) - (bus) AND data                                                   | Logical AND immediate specified data with contents of bus.               | 1<br>d7 | 0 <del>9</del> | o &              | - 45                  | - 윤            | o 2            | 0 2            | 0<br>0<br>0           | 2        |   |       |    | Ì |
| ANL Pp.<br># data  | (Pp) $\leftarrow$ (Pp) AND data p = 1-2                                  | Logical AND immediate specified data with designated port (1 or 2).      | 1<br>4  | ၀ ဗိ           | o <del>2</del> 5 | - \$                  | ტ              | о<br>ф         | σ£<br>,        | ი<br>მ                | 7        | ; |       |    |   |
| ANLD Pp. A         | (Pp) $\leftarrow$ (Pp) AND (A <sub>0</sub> -A <sub>3</sub> );<br>p = 4-7 | Logical AND contents of accumulator with designated port (4-7).          | -       | 0              | 0                | -                     | -              | -              | a              | p 2                   | -        |   |       |    |   |
| IN A, Pp           | (A) $\leftarrow$ (Pp); p = 1-2                                           | Input data from designated port (1-2) into accumulator.                  | 0       | 0              | 0                | 0                     | -              | 0              | р              | p 2                   | -        |   |       |    |   |
| INS A, BUS         | (A) ← (bus)                                                              | Input strobed bus data into accumulator.                                 | 0       | 0              | 0                | 0                     | -              | 0              | 0              | 0 2                   | -        |   |       |    |   |
| MOVD A, Pp         | $(A_0-A_3) \leftarrow (Pp); p = 4-7$<br>$(A_4-A_7) \leftarrow 0$         | Move contents of designated port $(4-7)$ into accumulator.               | 0       | 0              | 0                | 0                     | -              | -              | a.             | p 2                   | -        |   |       |    | ł |
| MOVD Pp, A         | (Pp) $\leftarrow$ (A <sub>0</sub> -A <sub>3</sub> ); p = 4-7             | Move contents of accumulator to designated port (4-7).                   | 0       | 0              | -                | -                     | <b>-</b>       | -              | d              | p 1                   | -        |   |       |    |   |
| ORL BUS,<br># data | (bus) ← (bus) OR data                                                    | Logical OR immediate specified data with contents of bus.                | + ¢     | 0 %            | ი<br>გ           | 0 4                   | <del>ა</del> გ | 0<br>\$        | o <del>5</del> | ,<br>o <sub>0</sub> o | 2 2      |   |       |    |   |
| ORLD Pp, A         | $(Pp) \leftarrow (Pp) OR (A_0 - A_3);$<br>p = 4 - 7                      | Logical OR contents of accumulator with designated port (4-7).           | -       | 0              | 0                | 0                     | -              | 1              | ď              |                       | -        |   |       |    |   |
| ORL Pp,<br># data  | (Pp) $\leftarrow$ (Pp) OR data p = 1-2                                   | Logical OR immediate specified data with designated port (1-2).          | 1<br>4  | ၀ မွ           | o &              | 0 p                   | - გ            | 0<br>q2        | d P            | о.<br>О.              | 2 2      |   |       |    |   |
| OUTL BUS, A        | (bus) ← (A)                                                              | Output contents of accumulator onto bus.                                 | 0       | 0              | 0                | 0                     | 0              | 0              | -              | . 0                   | +        |   |       |    |   |
| OUTL Pp, A         | $(Pp) \leftarrow (A); p = 1-2$                                           | Output contents of accumulator to designated port (1-2).                 | 0       | 0              | -                | -                     | -              | 0              | ۵              | d                     | 1        |   |       |    | ļ |
|                    |                                                                          |                                                                          |         |                |                  |                       |                |                |                |                       | i        |   |       |    |   |



| ~   |
|-----|
| 2   |
| 0   |
| 0   |
| _   |
| ب   |
| •   |
| (J) |
| Ę   |
| 0   |
| ቖ   |
| Ü   |
| 3   |
| Ξ   |
| •   |
| 69  |
| 2   |
|     |

|                 |                                                                                                                                                                                                                                                     |                                                               |                 |          | ľ              | Operation Code | Sod     |                  |    |          |                 |       |   | Flags | <b>.</b> | l |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-----------------|----------|----------------|----------------|---------|------------------|----|----------|-----------------|-------|---|-------|----------|---|
| Mnemonic        | Function                                                                                                                                                                                                                                            | Description                                                   | 0               | ۵        | ũ              | 4              | 5       | D2               | 2  | ရိ       | Do Cycles Bytes | Bytes | ပ | Ş     | 6        | E |
| Registers       | -                                                                                                                                                                                                                                                   |                                                               |                 |          |                |                |         |                  |    |          |                 |       |   |       |          | - |
| DEC Rr (Rr)     | (Rr) $\leftarrow$ (Rr) - 1; r = 0-7                                                                                                                                                                                                                 | Decrement by 1 contents of designated register.               | -               | -        | 0              | 0              | 1       | _                | _  | ٦        | 1               | -     |   |       |          |   |
| INC Rr          | (Rr) ← (Rr) + 1; r = 0-7                                                                                                                                                                                                                            | Increment by 1 contents of designated register.               | 0               | 0        | 0              | -              |         | _                | _  | L        | -               | -     |   |       |          |   |
| INC @ Rr        | $((Rr)) \leftarrow ((Rr)) + 1;$<br>r = 0-1                                                                                                                                                                                                          | Increment indirect by 1 the contents of data memory location. | 0               | 0        | 0              | -              | 0       | 0                | 0  | <u>.</u> | -               | -     |   |       |          |   |
| Subroutine      |                                                                                                                                                                                                                                                     |                                                               |                 |          |                |                |         |                  |    |          |                 |       |   |       |          |   |
| CALL addr       | $ \begin{aligned} & ((SP)) \leftarrow (PC), \\ & (PSW_4 - PSW_7), \\ & (SP) \leftarrow (SP) + 1 \\ & (PC_8 - PC_{10}) \leftarrow (addr_8 - addr_{10}) \\ & (PC_0 - PC_7) \leftarrow (addr_0 - addr_7) \\ & (PC_{11}) \leftarrow DBF \end{aligned} $ | Call designated subroutine.                                   | a <sub>10</sub> | a6<br>a6 | a <sub>5</sub> | - 4g           | 93<br>0 | - a <sub>2</sub> | g- | 90<br>90 | 2               | 2     |   |       |          |   |
| RET             | $(SP) \leftarrow (SP) = 1$<br>$(PC) \leftarrow ((SP))$                                                                                                                                                                                              | Return from subroutine without restoring program status word. | <del>-</del>    | 0        | 0              | 0              | 0       | 0                | -  | -        | 2               | -     |   |       |          |   |
| RETR            | (SP) $\leftarrow$ (SP) = 1<br>(PC) $\leftarrow$ ((SP))<br>(PSW <sub>4</sub> -PSW <sub>7</sub> ) $\leftarrow$ ((SP))                                                                                                                                 | Return from subroutine restoring program status word.         | -               | 0        | 0              | -              | 0       | 0                | -  | -        | 2               | -     |   |       |          | ! |
| Timer / Counter | _                                                                                                                                                                                                                                                   |                                                               |                 |          |                |                |         |                  |    |          |                 |       |   |       |          | ١ |
| EN TCNT!        |                                                                                                                                                                                                                                                     | Enable internal interrupt flag for timer / counter output.    | 0               | 0        | -              | 0              | 0       | -                | 0  |          | -               | -     |   |       |          |   |
| DIS TCNT!       |                                                                                                                                                                                                                                                     | Disable internal interrupt flag for timer / counter output.   | 0               | 0        | -              | -              | 0       | -                | 0  | -        | -               | 1     |   |       |          |   |
| MOV A, T        | (A) — (T)                                                                                                                                                                                                                                           | Move contents of timer / counter into accumulator.            | 0               | -        | 0              | 0              | 0       | 0                | -  | 0        |                 | -     |   |       |          |   |
| MOV T, A        | (T) — (A)                                                                                                                                                                                                                                           | Move contents of accumulator into timer / counter.            | 0               | -        | -              | 0              | 0       | 0                | -  | 0        | 1               | -     |   |       |          |   |
| STOP TCNT       |                                                                                                                                                                                                                                                     | Stop count for event counter.                                 | 0               | -        | -              | 0              | 0       | 1                | 0  | -        | -               | 1     |   |       |          |   |
| STRT CNT        |                                                                                                                                                                                                                                                     | Start count for event counter.                                | 0               | -        | 0              | 0              | 0       | -                | 0  | -        | -               |       |   |       |          |   |

Note:

dON

Miscellaneous

STRT T

(1) Operation code designations rand p form the binary representation of the registers and ports involved.

No operation performed.

Start count for timer.

0

0

0

0

0

0

0

(2) The dot under the appropriate flag bit indicates that its contents are subject to change by the instruction it appears in.

(3) References to the address and data are specified in bytes 2 and/or 1 of the instruction.

(4) Numerical subscripts appearing in the function column reference the specific bits affected.

(5) When the bus is written to with an OUTL instruction, the bus remains an output port until either the device is reset or a MOVX instruction is executed.



## **Instruction Set Symbol Definitions**

| Symbol         | Description                                                                    |
|----------------|--------------------------------------------------------------------------------|
| A              | Accumulator                                                                    |
| AC             | Auxiliary carry flag                                                           |
| addr           | Program memory address (12 bits)                                               |
| B <sub>b</sub> | Bit designator (b = 0-7)                                                       |
| BS             | Bank switch                                                                    |
| BUS            | Bus port                                                                       |
| С              | Carry flag                                                                     |
| CLK            | Clock signal                                                                   |
| CNT            | Event counter                                                                  |
| D              | Nibble designator (4 bits)                                                     |
| data           | Number of expression (8 bits)                                                  |
| DBF            | Memory bank flip-flop                                                          |
| F0, F1         | Flags 0, 1                                                                     |
| I              | Interrupt                                                                      |
| Р              | "In-page" operation designator                                                 |
| Pp             | Port designator (p = 1, 2 or 4-7)                                              |
| PSW            | Program status word                                                            |
| Rr             | Register designator (r = 0, 1 or 0-7)                                          |
| SP             | Stack pointer                                                                  |
| Т              | Timer                                                                          |
| TF             | Timer flag                                                                     |
| T0, T1         | Testable flags 0, 1                                                            |
| x              | External RAM                                                                   |
| #              | Prefix for immediate data                                                      |
| @              | Prefix for indirect address                                                    |
| \$             | Program counter's current value                                                |
| (x)            | Contents of external RAM location                                              |
| ((x))          | Contents of memory location addressed by the contents of external RAM location |
| <b>←</b>       | Replaced by                                                                    |
| AND            | Logical product (logical AND)                                                  |
| OR             | Logical sum (logical OR)                                                       |
| EXOR           | Exclusive-OR                                                                   |
|                |                                                                                |

# **Operating Characteristics**

Bus Output High Voltage vs. Source Current



Port P1 & P2 Output High Voltage vs. Source Current



#### **Bus Output Low Voltage vs. Sink Current**

